18 0

Simulation of a Recessed Channel Ferroelectric-Gate Field-Effect Transistor with a Dual Ferroelectric Gate Stack for Memory Application

Title
Simulation of a Recessed Channel Ferroelectric-Gate Field-Effect Transistor with a Dual Ferroelectric Gate Stack for Memory Application
Author
김영현
Keywords
FeFET; MFMFMIS; ferroelectric recessed channel
Issue Date
2023-04-26
Publisher
IEEE
Citation
2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)
Abstract
Over the years, there has been much research on ferroelectric field-effect transistors (FeFETs) for memory applications. In this work, we propose a novel recessed channel FeFET with gate metalferroelectric (FE)-metal-FE-metal-SiO2 interlayer (IL)-silicon (MFMFMIS) gate stack, which is named a dual ferroelectric recessed channel FeFET (DFRFeFET) aimed to increase the memory window (MW) for high-performance memory applications. With calibrated FE parameters and device models in technology computer-aided design (TCAD) simulation, we found that the DF-RFeFET can have a large MW of 3.2 V. In addition, guidelines for the DF-RFeFET design are provided in terms of the thickness ratio of the inner and outer FE layers to maximize the MW
URI
https://information.hanyang.ac.kr/#/eds/detail?an=edseee.10103116&dbId=edseeehttps://repository.hanyang.ac.kr/handle/20.500.11754/189934
DOI
10.1109/EDTM55494.2023.10103116
Appears in Collections:
COLLEGE OF SCIENCE AND CONVERGENCE TECHNOLOGY[E](과학기술융합대학) > PHOTONICS AND NANOELECTRONICS(나노광전자학과) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE