217 0

Efficient signal integrity verification method of multi-coupled RLC interconnect lines with asynchronous circuit switching

Title
Efficient signal integrity verification method of multi-coupled RLC interconnect lines with asynchronous circuit switching
Author
어영선
Issue Date
2006-03
Publisher
IEEE
Citation
7th International Symposium on Quality Electronic Design (ISQED'06), Page. 419-424
Abstract
A new signal integrity verification method of integrated circuit interconnects with asynchronous circuit switching is presented. A ramp input is modeled with delayed step inputs. Then signal transient variations due to asynchronous input signal switching are accurately as well as efficiently determined by using traveling-wave-based waveform approximation (TWA) technique. It is shown that using 90nm technology, the signal timing and crosstalk of multi-coupled lines with asynchronous switching inputs have an excellent agreement with SPICE simulation but its computation time is several thousand times faster than that of SPICE simulation using generic segment-based RLC circuit model
URI
https://ieeexplore.ieee.org/abstract/document/1613173https://repository.hanyang.ac.kr/handle/20.500.11754/107766
ISSN
1948-3287; 1948-3295
DOI
10.1109/ISQED.2006.57
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE