264 0

Voltage Island Partitioning Based Floorplanning Algorithm

Title
Voltage Island Partitioning Based Floorplanning Algorithm
Author
정정화
Keywords
Floorplan; low power; VLSI; voltage island
Issue Date
2012-09
Publisher
한국전기전자학회
Citation
전기전자학회논문지(Journal of IEEE Korea Council),Vol.16 No.3 [2012],p197-202(6쪽)
Abstract
As more and more cores are integrated on a single chip, power consumption has become an important problem in system-on-a-chip (SoC) design. Multiple supply voltage (MSV) design is one of popular solutions to reduce power consumption. We propose a new method that determines voltage level of cores before floorplanning stage. Besides, our algorithm includes a new approach to optimize wire length and the number of level shifters without any significant decrease of power saving. In simulation, we achieved 40-52% power saving and a considerable improvement in runtime, whereas an increase in wire length and area is less than 8%.
URI
http://www.koreascience.or.kr/article/ArticleFullRecord.jsp?cn=JGGJB@_2012_v16n3_197http://hdl.handle.net/20.500.11754/41316
ISSN
1226-7244
DOI
10.7471/ikeee.2012.16.3.197
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE