265 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author정정화-
dc.date.accessioned2018-02-28T07:52:14Z-
dc.date.available2018-02-28T07:52:14Z-
dc.date.issued2012-09-
dc.identifier.citation전기전자학회논문지(Journal of IEEE Korea Council),Vol.16 No.3 [2012],p197-202(6쪽)en_US
dc.identifier.issn1226-7244-
dc.identifier.urihttp://www.koreascience.or.kr/article/ArticleFullRecord.jsp?cn=JGGJB@_2012_v16n3_197-
dc.identifier.urihttp://hdl.handle.net/20.500.11754/41316-
dc.description.abstractAs more and more cores are integrated on a single chip, power consumption has become an important problem in system-on-a-chip (SoC) design. Multiple supply voltage (MSV) design is one of popular solutions to reduce power consumption. We propose a new method that determines voltage level of cores before floorplanning stage. Besides, our algorithm includes a new approach to optimize wire length and the number of level shifters without any significant decrease of power saving. In simulation, we achieved 40-52% power saving and a considerable improvement in runtime, whereas an increase in wire length and area is less than 8%.en_US
dc.description.sponsorshipThis work was sponsored by ETRI SW-SoC R&BDCenter, Human Resource Development Project. Thisresearch was also supported by the MKE (The Ministryof Knowledge Economy), Korea, under theITRC(Information Technology Research Center) supportprogram supervised by the NIPA(National IT IndustryPromotion Agency) (NIPA-2012-H0301-12-1011). TheIDEC provide research facilities for this study.en_US
dc.language.isoenen_US
dc.publisher한국전기전자학회en_US
dc.subjectFloorplanen_US
dc.subjectlow poweren_US
dc.subjectVLSIen_US
dc.subjectvoltage islanden_US
dc.titleVoltage Island Partitioning Based Floorplanning Algorithmen_US
dc.typeArticleen_US
dc.relation.no3-
dc.relation.volume16-
dc.identifier.doi10.7471/ikeee.2012.16.3.197-
dc.relation.page197-202-
dc.relation.journal전기전자학회논문지-
dc.contributor.googleauthorKim, Jae-Hwan-
dc.contributor.googleauthorChong, Jong-Wha-
dc.relation.code2012215103-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF ELECTRONIC ENGINEERING-
dc.identifier.pidjchong-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE