100 0

DRAM failure cases under hot-carrier injection

Title
DRAM failure cases under hot-carrier injection
Author
백상현
Keywords
DRAM; hot-carrier injection; pumped voltage
Issue Date
2011-07
Publisher
IEEE
Citation
Proceedings of the International Symposium on the Physical and Failure Analysis of Integrated Circuits, IPFA, article no. 5992747, Page. 1-3
Abstract
In IIRW 2010, we presented new reliability stress methods (a.k.a. one ROW fast access) for dynamic random access memory (DRAM) hot-carrier injection (HCI) robustness qualifications [3]. In IRPS 2011, we presented the systematic simulation methodology for DRAM HCI robustness [4]. This is the follow-up paper for our two previous papers. We wrote our two previous papers because we experienced DRAM field failures due to HCI weakness. Due to the nature of the HCI failure mechanisms, physical failures were not visually inspected and visual based approach was not effective. This paper will provide different DRAM failure modes, all attributed to HCI as a root cause. Since we have to use the electrical failure analysis method, we believe it is important to document the method, the affected circuit, and the system signatures for the industrial community. © 2011 IEEE.
URI
https://ieeexplore.ieee.org/document/5992747https://repository.hanyang.ac.kr/handle/20.500.11754/183623
ISSN
1946-1542;1946-1550
DOI
10.1109/IPFA.2011.5992747
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE