230 0

Skew Optimization by Combining Tree-Based and Graph-Based Techniques for High Performance Clock Routing

Title
Skew Optimization by Combining Tree-Based and Graph-Based Techniques for High Performance Clock Routing
Author
신현철
Keywords
Tree graphs; Clocks; Routing; Wire; Delay; Integrated circuit interconnections; Frequency; Capacitance; Merging; High speed integrated circuits
Issue Date
1999-10
Publisher
KITE
Citation
ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361) VLSI and CAD, 1999. ICVC '99. 6th International Conference on. :407-410 1999
Abstract
The clock skew is one of the major constraints for high-speed operation of synchronous integrated circuits. Therefore, it is very important to reduce the clock skew under the specified skew bound, while minimizing the cost such as total wire length. In this paper, a new efficient bounded clock skew routing method is described, which generalizes the well-known bounded skew tree method by allowing loops, i.e., link-edges can be inserted to a clock tree when they are beneficial to reduce the clock skew and/or the wire length. Furthermore, routing topology construction and wire sizing is used to reduce clock delay.
URI
https://ieeexplore.ieee.org/document/820947?arnumber=820947&SID=EBSCO:edseeehttps://repository.hanyang.ac.kr/handle/20.500.11754/171390
ISBN
0-7803-5727-2; 978-0-7803-5727-3
DOI
10.1109/ICVC.1999.820947
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE