342 0

Efficient Low-power Scan Test Method based on Exclusive Scan and Scan Chain Reordering

Title
Efficient Low-power Scan Test Method based on Exclusive Scan and Scan Chain Reordering
Author
박성주
Keywords
Design-for-testability (DFT); shift power reduction; low power testing; scan chain reordering
Issue Date
2020-08
Publisher
IEEK PUBLICATION CENTER
Citation
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v. 20, no. 4, page. 390-404
Abstract
With advancements in process technology and ever-increasing complexity of digital circuits, testing has become a prominent problem. The lengthy scan chains used for testing semiconductor chips cause not only the longer test time but also excessive test power consumption. Such excessive test power (especially peak power during shifting) can cause reliability degradation for the semiconductor. To resolve this problem, we introduce an exclusive shiftin and shift-out method along with a scan chain reordering algorithm. The proposed method is evaluated with several benchmark circuits including ISCAS'89, ITC'99 and IWLS'05. The results indicate that the proposed technique reduces the average power and helps mitigating the peak power consumption. In addition, an optimization method is introduced to reduce the area overhead of proposed scan technique. As a result, area overhead of proposed scan architecture was reduced to 1-11%.
URI
https://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE09417472https://repository.hanyang.ac.kr/handle/20.500.11754/164728
ISSN
1598-1657; 2233-4866
DOI
10.5573/JSTS.2020.20.4.390
Appears in Collections:
ETC[S] > 연구정보
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE