247 0

Efficient Use of Unused Spare Columns to Improve Memory Error Correcting Rate

Title
Efficient Use of Unused Spare Columns to Improve Memory Error Correcting Rate
Other Titles
메모리 오류 정정률 향상을 위한 사용되지 않는 여분 메모리의 효율적인 설계기술
Author
우마이르이샤크
Alternative Author(s)
우마이르이샤크
Advisor(s)
Sungju Park
Issue Date
2011-08
Publisher
한양대학교
Degree
Master
Abstract
In the deep sub-micron ICs, growing amounts of on-die memory and scaling effects make embedded memories increasingly vulnerable to reliability and yield problems. Spare columns are often included in memories to repair defective cells or bit lines during production test. In many cases, the repair process will not use all spare columns. Schemes have been proposed to exploit these unused spare columns to store additional check bits which can be used to reduce the miscorrection probability for triple errors in single error correction�double error detection (SEC-DED). These additional check bits increase the dimensions of the parity check matrix (H-matrix) requiring extra area and delay overhead. A method is proposed in this paper to efficiently fill the extra rows of the H-matrix on the basis of similarity of logic between the other rows. Optimization of the whole H-matrix is accomplished through logic sharing within a feasible operating time resulting in the reduced area and delay overhead. A detailed implementation of spare memory architecture using fuse technology is also proposed.
URI
https://repository.hanyang.ac.kr/handle/20.500.11754/138474http://hanyang.dcollection.net/common/orgView/200000417240
Appears in Collections:
GRADUATE SCHOOL[S](대학원) > COMPUTER SCIENCE & ENGINEERING(컴퓨터공학과) > Theses (Master)
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE