311 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author정기석-
dc.date.accessioned2019-12-01T15:37:13Z-
dc.date.available2019-12-01T15:37:13Z-
dc.date.issued2017-10-
dc.identifier.citationJOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v. 17, no. 5, page. 577-583en_US
dc.identifier.issn1598-1657-
dc.identifier.issn2233-4866-
dc.identifier.urihttp://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE07252817&language=ko_KR-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/115979-
dc.description.abstractReducing power consumption in a processor using multiple supply voltages is commonly adopted in mobile embedded systems. Level shifters are crucial components in such systems to interface two modules operating with different supply voltage levels. In this paper, we propose two low power and high performance level-up shifters called dual step level-up shifter (DSLS) and stacked dual step level-up shifter (SDSLS). DSLS has a dual step buffer structure to improve the speed and the circuit size over conventional level-up shifters as well as power consumption by avoiding contention. SDSLS is proposed to improve DSLS further for low power consumption by utilizing transistor stacking. By selectively using these two level-up shifters according to the difference between high and low supply voltages, delay is reduced by up to 79.0% and power consumption is reduced by up to 50.2%.en_US
dc.description.sponsorshipThis work was supported by Institute for Information & communications Technology Promotion (IITP) grant funded by the Korea government (MSIP) (R7119-16-1009, Development of Intelligent Semiconductor Core Technologies for IoT Devices based on Harvest Energy).en_US
dc.language.isoen_USen_US
dc.publisherIEEK PUBLICATION CENTERen_US
dc.subjectLevel shifteren_US
dc.subjectmulti-V-DDen_US
dc.subjectpower gatingen_US
dc.titleLow Power and High Performance Level-up Shifters for Mobile Devices with Multi-V-DDen_US
dc.typeArticleen_US
dc.relation.no5-
dc.relation.volume17-
dc.identifier.doi10.5573/JSTS.2017.17.5.577-
dc.relation.page577-583-
dc.relation.journalJOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE-
dc.contributor.googleauthorJeon, Dong-Ik-
dc.contributor.googleauthorHan, Kwang-Soo-
dc.contributor.googleauthorChung, Ki-Seok-
dc.relation.code2017011265-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF ELECTRONIC ENGINEERING-
dc.identifier.pidkchung-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE