TY - JOUR AU - 정기석 DA - 2017/10 PY - 2017 UR - http://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE07252817&language=ko_KR UR - https://repository.hanyang.ac.kr/handle/20.500.11754/115979 AB - Reducing power consumption in a processor using multiple supply voltages is commonly adopted in mobile embedded systems. Level shifters are crucial components in such systems to interface two modules operating with different supply voltage levels. In this paper, we propose two low power and high performance level-up shifters called dual step level-up shifter (DSLS) and stacked dual step level-up shifter (SDSLS). DSLS has a dual step buffer structure to improve the speed and the circuit size over conventional level-up shifters as well as power consumption by avoiding contention. SDSLS is proposed to improve DSLS further for low power consumption by utilizing transistor stacking. By selectively using these two level-up shifters according to the difference between high and low supply voltages, delay is reduced by up to 79.0% and power consumption is reduced by up to 50.2%. PB - IEEK PUBLICATION CENTER KW - Level shifter KW - multi-V-DD KW - power gating TI - Low Power and High Performance Level-up Shifters for Mobile Devices with Multi-V-DD IS - 5 VL - 17 DO - 10.5573/JSTS.2017.17.5.577 T2 - JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE ER -