A Decoupling Technique for Efficient Timing Analysis of VLSI Interconnects With Dynamic Circuit Switching
- Title
- A Decoupling Technique for Efficient Timing Analysis of VLSI Interconnects With Dynamic Circuit Switching
- Author
- 어영선
- Keywords
- Components; Circuits; Devices and Systems; Computing and Processing; Timing; Very large scale integration; Integrated circuit interconnections; Switching circuits; RLC circuits; Coupling circuits; Delay; Computer errors; Circuit synthesis; Pattern analysis
- Issue Date
- 2004-09
- Publisher
- IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
- Citation
- IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, v. 23, No. 9, Page. 1321-1337
- Abstract
- In todays high-speed/high-density very large scale integrated (VLSI# circuit designs with coupled interconnect lines, signal transients are strongly correlated with the input switching patterns. Signal-delay variations due to. the input-switching patterns may be more than +/-50% of the delay of an isolated single line. Thus, blind static timing-analysis techniques without consideration of the detailed switching effects may not be accurate enough to meet tight tinting margins for todays deep submicron #DSM#-based VLSI circuits. In this paper, the signal-transient responses of multicoupled interconnect lines due to various, input-switching patterns are analyzed in terms of the effective capacitances and effective inductances. Thereby, the critical delay. line of multicoupled interconnect lines is decoupled into an effective single-isolated line. With the proposed novel decoupling technique for multicoupled interconnect lines, the accurate dynamic delay of Strongly coupled interconnect lines can be readily determined with physical layout information. For example, in switching patterns, the paper shows that the signal delays calculated by using the effective single-line models have excellent agreement with SPICE simulations using the generic coupled interconnect circuit models., That is, the accuracy for both RC-dominant lines and RLC lines is within 10% error #but often within 5% error). Thus, without any significant modification of existing IC computer-aided design frameworks, the technique can be directly as well as usefully employed for accurate timing verification of DSM-based VLSI designs.
- URI
- https://information.hanyang.ac.kr/#/eds/detail?an=edseee.1327672&dbId=edseeehttps://repository.hanyang.ac.kr/handle/20.500.11754/151883
- ISSN
- 1937-4151; 0278-0070
- DOI
- 10.1109/TCAD.2004.831571
- Appears in Collections:
- COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
- Files in This Item:
There are no files associated with this item.
- Export
- RIS (EndNote)
- XLS (Excel)
- XML