214 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author어영선-
dc.date.accessioned2020-07-24T06:20:05Z-
dc.date.available2020-07-24T06:20:05Z-
dc.date.issued2004-09-
dc.identifier.citationIEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, v. 23, No. 9, Page. 1321-1337en_US
dc.identifier.issn1937-4151-
dc.identifier.issn0278-0070-
dc.identifier.urihttps://information.hanyang.ac.kr/#/eds/detail?an=edseee.1327672&dbId=edseee-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/151883-
dc.description.abstractIn todays high-speed/high-density very large scale integrated (VLSI# circuit designs with coupled interconnect lines, signal transients are strongly correlated with the input switching patterns. Signal-delay variations due to. the input-switching patterns may be more than +/-50% of the delay of an isolated single line. Thus, blind static timing-analysis techniques without consideration of the detailed switching effects may not be accurate enough to meet tight tinting margins for todays deep submicron #DSM#-based VLSI circuits. In this paper, the signal-transient responses of multicoupled interconnect lines due to various, input-switching patterns are analyzed in terms of the effective capacitances and effective inductances. Thereby, the critical delay. line of multicoupled interconnect lines is decoupled into an effective single-isolated line. With the proposed novel decoupling technique for multicoupled interconnect lines, the accurate dynamic delay of Strongly coupled interconnect lines can be readily determined with physical layout information. For example, in switching patterns, the paper shows that the signal delays calculated by using the effective single-line models have excellent agreement with SPICE simulations using the generic coupled interconnect circuit models., That is, the accuracy for both RC-dominant lines and RLC lines is within 10% error #but often within 5% error). Thus, without any significant modification of existing IC computer-aided design frameworks, the technique can be directly as well as usefully employed for accurate timing verification of DSM-based VLSI designs.en_US
dc.description.sponsorshipIEEE Council on Electronic Design Automationen_US
dc.language.isoen_USen_US
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INCen_US
dc.subjectComponentsen_US
dc.subjectCircuitsen_US
dc.subjectDevices and Systemsen_US
dc.subjectComputing and Processingen_US
dc.subjectTimingen_US
dc.subjectVery large scale integrationen_US
dc.subjectIntegrated circuit interconnectionsen_US
dc.subjectSwitching circuitsen_US
dc.subjectRLC circuitsen_US
dc.subjectCoupling circuitsen_US
dc.subjectDelayen_US
dc.subjectComputer errorsen_US
dc.subjectCircuit synthesisen_US
dc.subjectPattern analysisen_US
dc.titleA Decoupling Technique for Efficient Timing Analysis of VLSI Interconnects With Dynamic Circuit Switchingen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCAD.2004.831571-
dc.relation.journalIEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND-
dc.contributor.googleauthorShin, Seongkyun-
dc.contributor.googleauthorEisenstadt, W.R.-
dc.contributor.googleauthorShim, Jongin-
dc.contributor.googleauthorEo, Yungseon-
dc.relation.code2012203857-
dc.sector.campusE-
dc.sector.daehakCOLLEGE OF ENGINEERING SCIENCES[E]-
dc.sector.departmentDIVISION OF ELECTRICAL ENGINEERING-
dc.identifier.pideo-
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE