485 0

3차원 구조의 NAND flash memory에서 적층수 증가에 따른 문턱전압 산포 문제에 대한 연구

Title
3차원 구조의 NAND flash memory에서 적층수 증가에 따른 문턱전압 산포 문제에 대한 연구
Other Titles
A study of threshold voltage distribution issue according to number of stack increase in NAND flash memory of three-dimension
Author
송윤흡
Issue Date
2014-06
Publisher
대한전자공학회 THE INSTITUTE OF ELECTRONICS ENGINEERS OF KOREA
Citation
대한전자공학회 학술대회,37(1),p.207-210
Abstract
According to Moor‘s law, Scaling of memory was continued but scaling of tow-dimensional structure was reached the limit at 10nm process. Consequently three-dimensional structure was discussed and produced. Nowadays 24 stacks memory was produced. But we need to study problem that is generated by continued increasing of stack for improving integration. We composed BiCS structure with previously discussed three-dimensional structure. And we found problem that occur according to increasing stacks level in one string from changing characteristic of drain current following gate voltage changing. In this paper, we describe improvement direction of occurrence problem by the above analysis.
URI
http://www.dbpia.co.kr/Journal/ArticleDetail/NODE02438491http://hdl.handle.net/20.500.11754/55475
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE