386 0

A Low-Power Incremental Delta-Sigma ADC for CMOS Image Sensors

Title
A Low-Power Incremental Delta-Sigma ADC for CMOS Image Sensors
Author
김병호
Keywords
Amplifier sharing; analog-to-digital converter (ADC); cascade of integrators with feedforward (CIFF); complimentary metal-oxide-semiconductor (CMOS) image sensor (CIS); delta-sigma (Delta Sigma) modulator; self-bias amplifier; MODULATOR; AMPLIFIERS
Issue Date
2016-04
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Citation
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v. 63, No. 4, Page. 371-375
Abstract
This brief presents a second-order incremental delta-sigma analog-to-digital converter (ADC) for CMOS image sensors (CISs). The ADC that employs a cascade of integrators with a feedforward architecture uses only one operational transconductance amplifier (OTA) by sharing the OTA between the first and second stages of the modulator. Further power and area savings are achieved by using a self-biasing amplifier and the proposed level-shifting technology, which allows active signal summation at the quantizer input node without using an additional OTA. Fabricated in the 0.18-mu m CIS process, the 10-bit ADC occupies a die area of 0.002 mm(2) and consumes 29.5 mu W from a 1.8-V supply. The measured differential nonlinearity and integral nonlinearity are less than +0.22/-0.2 and +0.71/-0.89 LSB, respectively. Operating at 20 MS/s, the ADC provides signal-to-noise-distortion ratios of 57.7 and 62.3 dB for signal bandwidths of 156.25 and 78.125 kHz, respectively.
URI
http://ieeexplore.ieee.org/abstract/document/7337425/http://hdl.handle.net/20.500.11754/52512
ISSN
1549-7747; 1558-3791
DOI
10.1109/TCSII.2015.2503706
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE