254 0

Clock Mesh Network Design with Through-Silicon Vias in 3D Integrated Circuits

Title
Clock Mesh Network Design with Through-Silicon Vias in 3D Integrated Circuits
Author
정정화
Keywords
3D clock mesh distribution network; 3D IC design; clock TSV insertion; through-silicon via; TSV
Issue Date
2014-12
Publisher
Electronics and Telecommunications Research Institute
Citation
ETRI Journal, 2014, 36(6), P.931-941, 11P.
Abstract
Many methodologies for clock mesh networks have been introduced for two-dimensional integrated circuit clock distribution networks, such as methods to reduce the total wirelength for power consumption and to reduce the clock skew variation through consideration of buffer placement and sizing. In this paper, we present a methodology for clock mesh to reduce both the clock skew and the total wirelength in three-dimensional integrated circuits. To reduce the total wirelength, we construct a smaller mesh size on a die where the clock source is not directly connected. We also insert through-silicon vias (TSVs) to distribute the clock signal using an effective clock TSV insertion algorithm, which can reduce the total wirelength on each die. The results of our proposed methods show that the total wirelength was reduced by 12.2%, the clock skew by 16.11%, and the clock skew variation by 11.74%, on average. These advantages are possible through increasing the buffer area by 2.49% on the benchmark circuits.
URI
https://onlinelibrary.wiley.com/doi/abs/10.4218/etrij.14.0113.1257
ISSN
1225-6463
DOI
10.4218/etrij.14.0113.1257
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE