242 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author송용호-
dc.date.accessioned2018-03-01T01:43:41Z-
dc.date.available2018-03-01T01:43:41Z-
dc.date.issued2012-08-
dc.identifier.citationIEEE transactions on consumer electronics,Vol.58,No.3 [2012],p849-856en_US
dc.identifier.issn0098-3063-
dc.identifier.urihttp://ieeexplore.ieee.org/document/6311327/-
dc.identifier.urihttp://hdl.handle.net/20.500.11754/41389-
dc.description.abstractRecent advance in per-cell bit density and semiconductor technology for NAND flash memories have led to significant cost reduction in non-volatile storage implementation. However, the reliability of data stored in flash memory has dramatically decreased, requiring an efficient mechanism to detect and correct bit errors during read and write operations of the data. For this purpose, when user data are often written into a flash page, an Error Correction Code (ECC) for the data is generated and stored in the spare area of the page. ECCs tend to become longer to correct more bit errors, sometimes beyond what is affordable by the spare area. In order to cope with this problem, there have been many attempts to keep ECCs in the data area, as opposed to the spare area of the flash memory. However, an additional mapping mechanism is required to locate ECCs for a given data page, and the program time and cycle are increased due to reading/storing the ECCs. In this paper, we present a novel ECC management mechanism with an assist from PCM for NAND flash storage systems. This technique uses PCM as a temporal storage to store ECCs for the data in log blocks. Later, the pages in log blocks are merged into data blocks with their ECCs kept in the PCM. Our experimental results show that the overhead from ECC management has been improved by 57% and 69% over previous attempts in BAST and FAST mapping schemes, respectively(1).en_US
dc.description.sponsorshipThis work was supported by the National Research Foundation of Korea (NRF) grant funded by the Korea government (MEST) (No. 2012-0005325).en_US
dc.language.isoenen_US
dc.publisherIEEE; 1999en_US
dc.subjectNAND flash memoryen_US
dc.subjecterror correction codesen_US
dc.subjectphase change memoryen_US
dc.subjectARCHITECTUREen_US
dc.subjectMEMORIESen_US
dc.subjectPERFORMANCE; POLICYen_US
dc.titlePCRAM-assisted ECC Management for Enhanced Data Reliability in Flash Storage Systemsen_US
dc.typeArticleen_US
dc.relation.no3-
dc.relation.volume58-
dc.identifier.doi10.1109/TCE.2012.6311327-
dc.relation.page849-856-
dc.relation.journalIEEE TRANSACTIONS ON CONSUMER ELECTRONICS-
dc.contributor.googleauthorLee, Hakyong-
dc.contributor.googleauthorJung, Sanghyuk-
dc.contributor.googleauthorSong, Yong-Ho-
dc.relation.code2012203859-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF ELECTRONIC ENGINEERING-
dc.identifier.pidyhsong-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE