116 0

Hybrid Test Data Transportation Scheme for Advanced NoC-Based SoCs

Title
Hybrid Test Data Transportation Scheme for Advanced NoC-Based SoCs
Author
박성주
Keywords
Packet multicast; network on chip; scan test
Issue Date
2015-02
Publisher
대한전자공학회
Citation
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v. 15, NO. 1, Page. 85-95
Abstract
Network-on-chip (NoC) has evolved to overcome the issues of traditional bus-based on-chip interconnect. In NoC-reuse as TAM, the test schedulers are constrained with the topological position of cores and test access points, which may negatively affect the test time. This paper presents a scalable hybrid test data transportation scheme that allows to simultaneously test multiple heterogeneous cores of NoC-based SoCs, while reusing NoC as TAM. In the proposed test scheme, single test stimuli set of multiple CUTs is embedded into each flit of the test stimuli packets and those packets are multicast to the targeted CUTs. However, the test response packets of each CUT are unicast towards the tester. To reduce network load, a flit is filled with maximum possible test response sets before unicasting towards the tester. With the aid of Verilog and analytical simulations, the proposed scheme is proved effective and the results are compared with some recent techniques.
URI
https://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE06270401https://repository.hanyang.ac.kr/handle/20.500.11754/185639
ISSN
1598-1657;2233-4866
DOI
10.5573/JSTS.2015.15.1.085
Appears in Collections:
COLLEGE OF COMPUTING[E](소프트웨어융합대학) > COMPUTER SCIENCE(소프트웨어학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE