Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 한재덕 | - |
dc.date.accessioned | 2022-10-27T05:48:28Z | - |
dc.date.available | 2022-10-27T05:48:28Z | - |
dc.date.issued | 2021-02 | - |
dc.identifier.citation | Design, Automation and Test in Europe Conference and Exhibition (DATE), page. 721-722 | en_US |
dc.identifier.uri | https://ieeexplore.ieee.org/document/9474014 | en_US |
dc.identifier.uri | https://repository.hanyang.ac.kr/handle/20.500.11754/175890 | - |
dc.description.abstract | This paper introduces a physical layout design methodology that produces DRC-clean, area-efficient, and programmable layouts of digital circuits in advanced DRAM processes. The proposed methodology automates the layout generation process to enhance design productivity, while still providing rich customization for efficient area and routing resource utilizations. Process-specific parameterized cells (PCells) are combined with process-independent place-and-route functions to automatically generate area-efficient and programmable layouts. Routing grids are optimized to enhance the area and routing efficiency. The proposed method reduced the design time of digital layouts by 80% compared to a manual design with high layout qualities, significantly enhancing the design productivity. | en_US |
dc.language.iso | en | en_US |
dc.publisher | ACM | en_US |
dc.subject | DRAM; Standard cells; Layout; Design automation; Templates | en_US |
dc.title | Process-Portable and Programmable Layout Generation of Digital Circuits in Advanced DRAM Technologies | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.23919/DATE51398.2021.9474014 | en_US |
dc.relation.page | 721-722 | - |
dc.contributor.googleauthor | Yoon, Youngbog | - |
dc.contributor.googleauthor | Han, Daeyong | - |
dc.contributor.googleauthor | Chu, Shinho | - |
dc.contributor.googleauthor | Lee, Sangho | - |
dc.contributor.googleauthor | Han, Jaeduk | - |
dc.contributor.googleauthor | Chun, Junhyun | - |
dc.relation.code | 20210104 | - |
dc.sector.campus | S | - |
dc.sector.daehak | COLLEGE OF ENGINEERING[S] | - |
dc.sector.department | SCHOOL OF ELECTRONIC ENGINEERING | - |
dc.identifier.pid | jdhan | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.