390 97

Full metadata record

DC FieldValueLanguage
dc.contributor.author정재경-
dc.date.accessioned2022-09-26T05:02:40Z-
dc.date.available2022-09-26T05:02:40Z-
dc.date.issued2020-12-
dc.identifier.citationELECTRONICS, v. 10, NO 1, article no. 32en_US
dc.identifier.issn2079-9292en_US
dc.identifier.urihttps://www.mdpi.com/2079-9292/10/1/32en_US
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/173865-
dc.description.abstractIn this study, the operation method of the proposed ferroelectric memory structure as a method to overcome the limitations of the existing Charge Trap Flash (CTF) memory Vertical NAND (V-NAND) structure was presented and verified through device simulation. The proposed structure and operation method applied the BiCS (Bit Cost Scalable) structure GIDL (Gate Induce Drain Leakage) deletion method to confirm that selective program operation is possible in the ferroelectric memory V-NAND (Vertical Channel NAND) structure. In particular, we confirmed that the proposed method can easily suppress the program operation by adjusting the hole density of the channel even in the “Y-mode” operation. The channel hole density adjustment that makes this possible can be easily controlled by the voltage difference between the bit line (BL) and drain select line (DSL) contacts. The proposed structure was verified through a device simulation, and as a result of the verification, it was confirmed that the channel hole can be selectively charged in the program operation. Through this, when the cell to be programmed shows the program operation of 2.3 V, the other cells do not. It was confirmed that it could be suppressed to 0.4 V.en_US
dc.description.sponsorshipThis research was supported by Samsung Research Funding & Incubation Center of Samsung Electronics under Project Number SRFC-TA1903-04. Also, it was supported by the Ministry of Trade, Industry & Energy (MOTIE (project number 20003808)) and Korea Semiconductor Research Consortium (KSRC) support program for the development of the future semiconductor device.en_US
dc.language.isoenen_US
dc.publisherMDPIen_US
dc.subjectferroelectric memory; vertical channel NAND flash; polysilicon; GIDLen_US
dc.titleA Novel Structure and Operation Scheme of Vertical Channel NAND Flash with Ferroelectric Memory for Multi String Operationsen_US
dc.typeArticleen_US
dc.relation.no1-
dc.relation.volume10-
dc.identifier.doi10.3390/electronics10010032en_US
dc.relation.page32-32-
dc.relation.journalELECTRONICS-
dc.contributor.googleauthorChoi, Seonjun-
dc.contributor.googleauthorChoi, Changhwan-
dc.contributor.googleauthorJeong, Jae Kyeong-
dc.contributor.googleauthorKang, Myounggon-
dc.contributor.googleauthorSong, Yun-heub-
dc.relation.code2020049669-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentSCHOOL OF ELECTRONIC ENGINEERING-
dc.identifier.pidjkjeong1-


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE