275 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author유봉영-
dc.date.accessioned2021-10-28T06:55:44Z-
dc.date.available2021-10-28T06:55:44Z-
dc.date.issued2020-10-
dc.identifier.citationFRONTIERS IN CHEMISTRY, v. 8, Article no. 771, 8ppen_US
dc.identifier.issn2296-2646-
dc.identifier.urihttps://www.frontiersin.org/articles/10.3389/fchem.2020.00771/full-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/165866-
dc.description.abstractThermal stress induced by annealing the Cu filling of through-silicon vias (TSVs) requires further investigation as it can inhibit the performance of semiconductor devices. This study reports the filling behavior of TSVs prepared using direct current and pulse current Cu electrodeposition with and without pre-annealing. The thermal extrusion of Cu inside the TSVs was studied by observing the extrusion behavior after annealing and the changes in grain orientation using scanning electron microscopy and electron backscatter diffraction. The bottom-up filling ratio achieved by the direct current approach decreased because the current was used both to fill the TSV and to grow bump defects on the top surface of the wafer. In contrast, pulse current electrodeposition yielded an improved TSV bottom-up filling ratio and no bump defects, which is attributable to strong suppression and thin diffusion layer. Moreover, Cu deposited with a pulse current exhibited lesser thermal extrusion, which was attributed to the formation of nanotwins and a change in the grain orientation from random to (101). Based on the results, thermal extrusion of the total area of the TSVs could be obtained by pulse current electrodeposition with pre-annealing. © Copyright © 2020 Kim, Jin, Park, Lee, Lim and Yoo.en_US
dc.language.isoen_USen_US
dc.publisherFRONTIERS MEDIA SAen_US
dc.subjectpre-annealingen_US
dc.subjectpulse currenten_US
dc.subjectseed layeren_US
dc.subjectthermal extrusionen_US
dc.subjectthrough-silicon-via (TSV)en_US
dc.titleEffect of Pulse Current and Pre-annealing on Thermal Extrusion of Cu in Through-Silicon via (TSV)en_US
dc.typeArticleen_US
dc.relation.volume8-
dc.identifier.doi10.3389/fchem.2020.00771-
dc.relation.page1-8-
dc.relation.journalFRONTIERS IN CHEMISTRY-
dc.contributor.googleauthorKim, Youjung-
dc.contributor.googleauthorJin, Sanghyun-
dc.contributor.googleauthorPark, Kimoon-
dc.contributor.googleauthorLee, Jinhyun-
dc.contributor.googleauthorLim, Jae-Hong-
dc.contributor.googleauthorYoo, Bongyoung-
dc.relation.code2020054427-
dc.sector.campusE-
dc.sector.daehakCOLLEGE OF ENGINEERING SCIENCES[E]-
dc.sector.departmentDEPARTMENT OF MATERIALS SCIENCE AND CHEMICAL ENGINEERING-
dc.identifier.pidbyyoo-
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > MATERIALS SCIENCE AND CHEMICAL ENGINEERING(재료화학공학과) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE