Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 심종인 | - |
dc.date.accessioned | 2020-04-16T07:58:17Z | - |
dc.date.available | 2020-04-16T07:58:17Z | - |
dc.date.issued | 2004-06 | - |
dc.identifier.citation | 대한전자공학회 학술대회, Page. 439-442 | en_US |
dc.identifier.uri | http://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE01715154&language=ko_KR | - |
dc.identifier.uri | https://repository.hanyang.ac.kr/handle/20.500.11754/151064 | - |
dc.description.abstract | Timing delays due to VLSI circuit interconnects strongly depend on neighbor line switching patterns as well as input transition time. Considering both the input transition and input switching pattern, a new analytical timing delay model is developed by using the decoupling technique of transfer multicoupled lines into an effective single line. The analytical timing delay model can determine the timing delay of multi-coupled lines accurately as well as rapidly. It is verified by using DSMTechnology ( 0.1µm /low-k copper-based process) that the model has excellent agreement with the results of SPICE simulation. | en_US |
dc.language.iso | ko_KR | en_US |
dc.publisher | 대한전자공학회 | en_US |
dc.title | 디커플링 방법을 이용한 RC-Coupled 배선의 해석적 지연시간 예측 모델 | en_US |
dc.title.alternative | An Analytical Switching-Dependent Timing Model for Multi-Coupled VLSI Interconnect lines | en_US |
dc.type | Article | en_US |
dc.contributor.googleauthor | 김현식 | - |
dc.contributor.googleauthor | 어영선 | - |
dc.contributor.googleauthor | 심종인 | - |
dc.sector.campus | E | - |
dc.sector.daehak | COLLEGE OF SCIENCE AND CONVERGENCE TECHNOLOGY[E] | - |
dc.sector.department | DEPARTMENT OF PHOTONICS AND NANOELECTRONICS | - |
dc.identifier.pid | jishim | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.