264 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author심종인-
dc.date.accessioned2020-04-16T07:58:17Z-
dc.date.available2020-04-16T07:58:17Z-
dc.date.issued2004-06-
dc.identifier.citation대한전자공학회 학술대회, Page. 439-442en_US
dc.identifier.urihttp://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE01715154&language=ko_KR-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/151064-
dc.description.abstractTiming delays due to VLSI circuit interconnects strongly depend on neighbor line switching patterns as well as input transition time. Considering both the input transition and input switching pattern, a new analytical timing delay model is developed by using the decoupling technique of transfer multicoupled lines into an effective single line. The analytical timing delay model can determine the timing delay of multi-coupled lines accurately as well as rapidly. It is verified by using DSMTechnology ( 0.1µm /low-k copper-based process) that the model has excellent agreement with the results of SPICE simulation.en_US
dc.language.isoko_KRen_US
dc.publisher대한전자공학회en_US
dc.title디커플링 방법을 이용한 RC-Coupled 배선의 해석적 지연시간 예측 모델en_US
dc.title.alternativeAn Analytical Switching-Dependent Timing Model for Multi-Coupled VLSI Interconnect linesen_US
dc.typeArticleen_US
dc.contributor.googleauthor김현식-
dc.contributor.googleauthor어영선-
dc.contributor.googleauthor심종인-
dc.sector.campusE-
dc.sector.daehakCOLLEGE OF SCIENCE AND CONVERGENCE TECHNOLOGY[E]-
dc.sector.departmentDEPARTMENT OF PHOTONICS AND NANOELECTRONICS-
dc.identifier.pidjishim-


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE