214 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author권오경-
dc.date.accessioned2019-12-08T15:05:45Z-
dc.date.available2019-12-08T15:05:45Z-
dc.date.issued2018-07-
dc.identifier.citationIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v. 65, no. 7, page. 829-833en_US
dc.identifier.issn1549-7747-
dc.identifier.issn1558-3791-
dc.identifier.urihttps://ieeexplore.ieee.org/document/7953524-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/119461-
dc.description.abstractWe propose an analog delay line (ADL) that adopts a current-splitting method (CSM) to reduce power consumption. The proposed ADL employs a pipelined sample-and-hold architecture and includes a buffer in the analog memory cell to prevent a charge sharing problem. The CSM reduces power consumption without distorting the sampled data by dividing the current source of the buffer into a holding current source and a buffering current source, which are, respectively, located inside and outside of the analog memory cell. The simulated power consumption of the proposed ADL without and with the CSM is 1080 and 90 mu W, respectively, indicating that the CSM reduces power consumption by 91.7%. The proposed ADL was fabricated using a 0.18-mu m CMOS process with a 1.8-V supply voltage and occupies an active area of 120 x 140 mu m(2). The sampling capacitor in the analog memory cell was implemented with MOS capacitors instead of metal-insulator-metal capacitors, resulting in an area per unit delay of the proposed ADL of only 600 mu m(2), which is much smaller than that in prior works. The measurement results show that the delay of the proposed ADL is accurately controlled from 25 to 475 ns with a unit delay step of 25 ns at a sampling frequency of 40 MHz.en_US
dc.language.isoen_USen_US
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INCen_US
dc.subjectAnalog beamformeren_US
dc.subjectbeamformeren_US
dc.subjectultrasound imagingen_US
dc.subjectanalog delay lineen_US
dc.subjectanalog memoryen_US
dc.subjectlow-poweren_US
dc.subjectarea-efficienten_US
dc.titleA Low-Power Analog Delay Line Using a Current-Splitting Method for 3-D Ultrasound Imaging Systemsen_US
dc.typeArticleen_US
dc.relation.no7-
dc.relation.volume65-
dc.identifier.doi10.1109/TCSII.2017.2717042-
dc.relation.page829-833-
dc.relation.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS-
dc.contributor.googleauthorJeong, Ji-Yong-
dc.contributor.googleauthorAn, Jae-Sung-
dc.contributor.googleauthorJung, Sung-Jin-
dc.contributor.googleauthorHong, Seong-Kwan-
dc.contributor.googleauthorKwon, Oh-Kyong-
dc.relation.code2018000180-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF ELECTRONIC ENGINEERING-
dc.identifier.pidokwon-
dc.identifier.orcidhttps://orcid.org/0000-0003-0088-5198-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE