261 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author송용호-
dc.date.accessioned2019-12-05T06:32:25Z-
dc.date.available2019-12-05T06:32:25Z-
dc.date.issued2018-02-
dc.identifier.citationIEICE ELECTRONICS EXPRESS, v. 15, no. 5, Article no. 20171272en_US
dc.identifier.issn1349-2543-
dc.identifier.urihttps://www.jstage.jst.go.jp/article/elex/15/5/15_15.20171272/_article-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/117436-
dc.description.abstractSorting is an important operation used in various applications including image processing and databases. It represents a large portion of the total execution time of these applications. To improve the performance of sort operations, a dedicated hardware sorter can be used. When implemented in hardware, a FIFO-based merge sorters often shows excellent hardware resource utilization efficiency but requires high buffer memory usage. In this paper, we presents a cost-effective hardware architecture of a FIFO-based merge sorter. Our proposed architecture minimizes buffer memory requirement. We evaluate the design by implementing the architecture on an FPGA platform. FPGA synthesis results show that the proposed approach reduces the average flip-flop and LUT-RAM by 5% and 14%, respectively.en_US
dc.description.sponsorshipThis work was supported by the National Research Foundation of Korea (NRF) grant funded by the Korea government (MSIT) (NO. NRF-2015R1A2 A1A01002716).en_US
dc.language.isoen_USen_US
dc.publisherIEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENGen_US
dc.subjectsortingen_US
dc.subjectaccelerator architecturesen_US
dc.subjectFPGAsen_US
dc.titleDesign of memory efficient FIFO-based merge sorteren_US
dc.typeArticleen_US
dc.relation.no5-
dc.relation.volume15-
dc.identifier.doi10.1587/elex.15.20171272-
dc.relation.page1-12-
dc.relation.journalIEICE ELECTRONICS EXPRESS-
dc.contributor.googleauthorKim, Youngil-
dc.contributor.googleauthorChoi, Seungdo-
dc.contributor.googleauthorSong, Yong Ho-
dc.relation.code2018009741-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF ELECTRONIC ENGINEERING-
dc.identifier.pidyhsong-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE