313 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author김태환-
dc.date.accessioned2019-11-30T07:25:48Z-
dc.date.available2019-11-30T07:25:48Z-
dc.date.issued2017-09-
dc.identifier.citationJOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, v. 17, no. 10, page. 7223-7226en_US
dc.identifier.issn1533-4880-
dc.identifier.issn1533-4899-
dc.identifier.urihttps://www.ingentaconnect.com/content/asp/jnn/2017/00000017/00000010/art00029-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/115450-
dc.description.abstractVariations in the electrical characteristics resulting from the inserted gate structure in the FinFET were investigated by using a technology computer-aided design tool, Sentaurus To solve the inherent problems of the conventional FinFET, a nanoscale gate structure was inserted into the bottom of the FinFET gate. The electrical characteristics of FinFET with the inserted gate structure were significantly affected by the changing depth and thickness of the inserted gate structure. The on-current level and the subthreshold swing of the FinFET with the inserted gate structure were improved in comparison with those of the conventional FinFET due to the shifted maximum current density region in the fin. The electric field of the proposed FinFET was decreased due to the inserted gate structure in comparison with that of the conventional FinFET. This reduction resulted in an increase in the electric density and mobility of the fin for the FinFET with the inserted gate structure. The channel forming region was spread over the entire area by optimizing the depth and thickness of the inserted gate structure. The electrical characteristics of the FinFET containing the inserted gate structure with a depth of 1 nm and a thickness of 2 nm were significantly enhanced in comparison with those of the conventional FinFET.en_US
dc.description.sponsorshipThis research was supported by the Basic Science Research Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Education, Science, and Technology (2016R1A2A1A05005502), and this research was partially supported by Samsung Electronics Co.en_US
dc.language.isoen_USen_US
dc.publisherAMER SCIENTIFIC PUBLISHERSen_US
dc.subjectFinFETen_US
dc.subjectInserted Finen_US
dc.subjectScaling-Downen_US
dc.subjectMulti-Orientation Mobility Modelen_US
dc.subject10 nmen_US
dc.titleEnhancement of Electrical Characteristics Using a Nanoscale Inserted Gate Structure in FinFETen_US
dc.typeArticleen_US
dc.relation.no10-
dc.relation.volume17-
dc.identifier.doi10.1166/jnn.2017.14754-
dc.relation.page7223-7226-
dc.relation.journalJOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY-
dc.contributor.googleauthorAhn, Joonsung-
dc.contributor.googleauthorYoo, Keon-Ho-
dc.contributor.googleauthorKim, Tae Whan-
dc.relation.code2017011537-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF ELECTRONIC ENGINEERING-
dc.identifier.pidtwk-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE