208 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author송윤흡-
dc.date.accessioned2019-11-26T05:50:59Z-
dc.date.available2019-11-26T05:50:59Z-
dc.date.issued2017-06-
dc.identifier.citationJOURNAL OF THE KOREAN PHYSICAL SOCIETY, v. 70, no. 12, page. 1041-1048en_US
dc.identifier.issn0374-4884-
dc.identifier.issn1976-8524-
dc.identifier.urihttps://link.springer.com/article/10.3938%2Fjkps.70.1041-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/114626-
dc.description.abstractIn this work, we present the results of an investigation of the impact of the stress on a poly-silicon channel induced by the neighboring layers in three-dimensional vertical NAND (3D V-NAND) flash memories. Using 3D process simulations, we confirmed the distributions of the residual stress after each process step in the cross-section of a NAND flash unit cell. To investigate the impact of the stress on the poly-silicon channel, we also studied the residual stress after changing the intrinsic stresses of the oxide-nitride-oxide (ONO) layer and the tungsten layer used as a gate. We found that the amplitude of the residual stress in the applied layer became larger as the intrinsic stress increased. In addition, the intrinsic tensile/compressive stresses in the outer layers affected the residual stresses of the previously deposited layers in an opposite nature of the stresses. The cylindrical poly-silicon channel was influenced by the intrinsic stresses of the oxide layers adjacent to the nitride and the tungsten films, with the intrinsic stress of the tunnel oxide having the greater effect on the residual stress in the channel. Because such stresses affect the electrical properties of the devices, optimized deposition conditions are required to control them. Such conditions would aid in improving the performances of 3D NAND flash memories.en_US
dc.description.sponsorshipThis research was supported by the Basic Science Research Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Science, ICT and Future Planning (NRF-2016M3A7B4910398). We especially thank Dr. Jaegoo Lee and Dr. Jaehoon Jang at Memory R&D Center, Memory Division, Samsung Electronics Co. Ltd., for their technical support and comments on this study.en_US
dc.language.isoen_USen_US
dc.publisherKOREAN PHYSICAL SOCen_US
dc.subject3D flash memoryen_US
dc.subjectVertical-NAND (V-NAND)en_US
dc.subjectPoly-silicon channelen_US
dc.subjectResidual stressen_US
dc.subjectStress simulationen_US
dc.titleSimulation of Residual Stress and Its Impact on a Poly-Silicon Channel for Three-Dimensional, Stacked, Vertical-NAND Flash Memoriesen_US
dc.typeArticleen_US
dc.relation.no12-
dc.relation.volume70-
dc.identifier.doi10.3938/jkps.70.1041-
dc.relation.page1041-1048-
dc.relation.journalJOURNAL OF THE KOREAN PHYSICAL SOCIETY-
dc.contributor.googleauthorKim, Kyu-Beom-
dc.contributor.googleauthorOh, Young-Taek-
dc.contributor.googleauthorSong, Yun-Heub-
dc.relation.code2017004776-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF ELECTRONIC ENGINEERING-
dc.identifier.pidyhsong2008-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE