515 0

Full metadata record

DC FieldValueLanguage
dc.contributor.advisor백상현-
dc.contributor.authorTan Li-
dc.date.accessioned2019-08-22T16:39:24Z-
dc.date.available2019-08-22T16:39:24Z-
dc.date.issued2019. 8-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/109165-
dc.identifier.urihttp://hanyang.dcollection.net/common/orgView/200000435755en_US
dc.description.abstractThe fast development of VLSI technology brings more and more power pins in addition to signal pins. The trend of the total package pin count in advanced microprocessors has been reported by the International Technology Roadmap for Semiconductors. The pin number has been 5894 in 2014 and will reach to 9605 in 2024. The large amount of pins will cause more complex issues in package design and test. During package manufacturing process, open defects of power and ground pins may cause more power supply noise and degrade the power network performance. Boundary-Scan technology is able to test the signal interconnects, but generally does not include open defects on the power and ground pins. Open defects in power pins can only be diagnosed indirectly, and these diagnoses are a challenging task in failure analysis due to the failure signature’s aliasing to other issues. Open defects cannot be detected by traditional DC-type test methods and can remain a potential risk in stressful device operation. While most chips are considered with enough pin redundancy, the chips with power-open defect could be shipped to a customer. In this work, error signatures in power open faults are experimentally probed to better understand electrical signatures induced by power-open. The power open faults are intentionally injected into a DDR3 SDRAM test platform. The power network inside the DDR3 SDRAM is experimentally found to be asymmetrical. Power-open defects in one power pin produce a range of power noise (0– 65 mV), depending on the location of the power pin. And as the number of opened power pins increased, power noise generally increased. In addition, A SPICE simulation was conducted to The Spice Simulation was also conducted to recreate and validate observations from test platform experiments. The Spice Simulation also showed that when power distribution is not well-designed, the effect of power-opens could be more widely varying depending on impedance dependency among power pins.-
dc.publisher한양대학교-
dc.titleFailure Signature Analysis of Power-opens in IC Chips-
dc.typeTheses-
dc.contributor.googleauthor이단-
dc.sector.campusS-
dc.sector.daehak대학원-
dc.sector.department전자공학과-
dc.description.degreeDoctor-
Appears in Collections:
GRADUATE SCHOOL[S](대학원) > DEPARTMENT OF ELECTRICAL AND ELECTRONIC ENGINEERING(전자공학과) > Theses (Ph.D.)
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE