183 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author이동호-
dc.date.accessioned2019-08-09T05:04:21Z-
dc.date.available2019-08-09T05:04:21Z-
dc.date.issued2006-08-
dc.identifier.citationIEEE TRANSACTIONS ON CONSUMER ELECTRONICS, v. 52, No. 3, Page. 864-869en_US
dc.identifier.issn0098-3063-
dc.identifier.urihttps://ieeexplore.ieee.org/document/1706482-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/108406-
dc.description.abstractThis paper presents a new methodology of modeling and analyzing required elementsff to design an HDDTV PVR (High Definition Digital Television Personal Video Recorder) with efficient architecture. The bus modeling method is based on the RMS (Rate Monotonic Scheduling) algorithm and provides a convenient way to predict the performance of real-time PVR systems and to modify its architecture with optimal resources. From the analysis, we could design PVR whose real-time performance is verified. We also developed Time-shifter ASIC chip that is in charge of manipulating HD streams to support various functions like trick-mode play in the PVR.en_US
dc.language.isoen_USen_US
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INCen_US
dc.titleModeling and Analysis for Optimal PVR Implementationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCE.2006.1706482-
dc.relation.journalIEEE TRANSACTIONS ON CONSUMER ELECTRONICS-
dc.contributor.googleauthorJung, Su-Woon-
dc.contributor.googleauthorLee, Dong-Ho-
dc.relation.code2009203859-
dc.sector.campusE-
dc.sector.daehakCOLLEGE OF ENGINEERING SCIENCES[E]-
dc.sector.departmentDIVISION OF ELECTRICAL ENGINEERING-
dc.identifier.piddhlee77-
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE