254 0

Evaluation of SEU Performance of 28-nm FDSOI Flip-Flop Designs

Title
Evaluation of SEU Performance of 28-nm FDSOI Flip-Flop Designs
Author
백상현
Keywords
Flip-flop; fully-depleted silicon on insulator (FDSOI); radiation hardening; single event effect; single event upset; soft error; stacked structure
Issue Date
2017-01
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Citation
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, v. 64, No. 1, Page. 367-373
Abstract
In this paper, a variety of flip-flop (FF) designs fabricated in a commercial 28-nm Fully-Depleted Silicon on Insulator (FDSOI) technology are evaluated for their single-event upset performance with ions and pulsed laser experiments. These FF designs consist of unhardened DFF, hardened DFF with stacked transistors in the inverters, and the layout-optimized DFFs. These DFFs were exposed to alpha particles and heavy ions (HIs). None of the hardened DFFs exhibit any errors up to a Linear Energy Transfer (LET) of 50 MeV* cm(2)/mg under normal irradiation, and a layout-based hardened DFF started to see errors at a LET of 50 MeV* cm(2)/mg with the tilt angle of 600. The testing data substantiates effective SEU reduction of these hardened designs. Two-photon absorption (TPA) laser experiments were carried to test these DFF designs, and the results showed that pulsed laser may not be a valid tool to evaluate the FFs designed with nano-scale SOI stacked structures. This brings new challenges in laser hardness assurance for RHBD designs.
URI
https://ieeexplore.ieee.org/abstract/document/7747480/https://repository.hanyang.ac.kr/handle/20.500.11754/71644
ISSN
0018-9499; 1558-1578
DOI
10.1109/TNS.2016.2630022
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE