212 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author정정화-
dc.date.accessioned2018-03-15T06:42:16Z-
dc.date.available2018-03-15T06:42:16Z-
dc.date.issued2014-06-
dc.identifier.citationThe 18th IEEE International Symposium on Consumer Electronics (ISCE 2014) Consumer Electronics (ISCE 2014), The 18th IEEE International Symposium on. :1-2 Jun, 2014en_US
dc.identifier.urihttp://ieeexplore.ieee.org/document/6884330/?arnumber=6884330&tag=1-
dc.identifier.urihttp://hdl.handle.net/20.500.11754/47259-
dc.description.abstractThermal issues are a primary concern in the three-dimensional integrated circuit (3D IC) design. This paper addresses a clock tree synthesis problem under thermal variation for 3D IC designs. Our major contributions are the reduced and balanced skew with minimum wirelength under both nonuniform and uniform thermal conditions. Our proposed clock tree synthesis algorithms search the routing path to find the clock merging point at each level of the clock tree. Experimental results show that our methods significantly reduce and balance clock skew values with the minimum wirelength overhead.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectAerospaceen_US
dc.subjectBioengineeringen_US
dc.subjectCommunication, Networking and Broadcast Technologiesen_US
dc.subjectComponents, Circuits, Devices and Systemsen_US
dc.subjectComputing and Processingen_US
dc.subjectEngineered Materials, Dielectrics and Plasmasen_US
dc.subjectEngineering Professionen_US
dc.subjectFields, Waves and Electromagneticsen_US
dc.subjectGeneral Topics for Engineersen_US
dc.subjectGeoscienceen_US
dc.subjectClocksen_US
dc.subjectThree-dimensional displaysen_US
dc.subjectRoutingen_US
dc.subjectIntegrated circuitsen_US
dc.subjectDelaysen_US
dc.subjectMergingen_US
dc.subjectOptimizationen_US
dc.subjectthermal variationen_US
dc.subjectClock tree synthesisen_US
dc.titleThermal aware clock tree optimization with balanced clock skew in 3D ICsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/ISCE.2014.6884330-
dc.relation.page1-2-
dc.contributor.googleauthorCho, Kyung-in-
dc.contributor.googleauthorJang, Cheol-jon-
dc.contributor.googleauthorSong, Ji-ho-
dc.contributor.googleauthorKim, Sang-deok-
dc.contributor.googleauthorChong, Jong-wha-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF ELECTRONIC ENGINEERING-
dc.identifier.pidjchong-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE