311 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author박재근-
dc.date.accessioned2018-02-12T05:36:06Z-
dc.date.available2018-02-12T05:36:06Z-
dc.date.issued2011-09-
dc.identifier.citation전기학회논문지, 제60P권, 제3호, p126-132en_US
dc.identifier.issn1229-800X-
dc.identifier.urihttp://www.dbpia.co.kr/Journal/ArticleDetail/NODE01682238-
dc.identifier.urihttp://koreascience.or.kr/article/ArticleFullRecord.jsp?cn=DHJGHA_2011_v60n3_126-
dc.description.abstractA conventional LDO(Low Dropout Regulator) uses one OPAMP and one signal path. This means that OPAMP’s DC Gain and Bandwidth can’t optimize simultaneously within usable power. This also appears that regulation property and settling time of LDO can’t improve at the same time. Based on this idea, a proposed LDO uses two OPAMP and has two signal path. To improve regulation property, OPAMP where is used in the path which qualities DC gain on a large scale, bandwidth designed narrowly. To improve settling time, OPAMP where is used in the path which qualities DC gain small, bandwidth designed widely. A designed LDO used 0.5um 1P2M process and provided 200mA of output current. A line regulation and load regulation is 12.6㎷/V, 0.25㎷/㎃, respectively. And measured settling time is 1.5us in 5V supply voltage.en_US
dc.description.sponsorship이 논문은 IDEC (IC Design Education Center)에서 지원된 CAD Tool을 사용하였습니다. 이에 감사를 드립니다.en_US
dc.language.isoko_KRen_US
dc.publisher대한전기학회 / The Korean Institute of Electrical Engineersen_US
dc.subjectLDOen_US
dc.subjectLine Regulationen_US
dc.subjectLoad Regulationen_US
dc.subjectReference Sourceen_US
dc.subjectSettling Timeen_US
dc.title정착시간과 레귤레이션 특성을 개선한 LDO(Low Dropout Regulator)의 설계en_US
dc.title.alternativeA Design of LDO(Low Dropout Regulator) with Enhanced Settling Time and Regulation Propertyen_US
dc.typeArticleen_US
dc.relation.no3-
dc.relation.volume60-
dc.identifier.doi10.5370/KIEEP.2011.60.3.126-
dc.relation.page126-132-
dc.relation.journal전기학회논문지-
dc.contributor.googleauthor박경수-
dc.contributor.googleauthor박재근-
dc.relation.code2012215931-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF ELECTRONIC ENGINEERING-
dc.identifier.pidparkjgl-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE