304 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author김태환-
dc.date.accessioned2017-12-12T00:35:03Z-
dc.date.available2017-12-12T00:35:03Z-
dc.date.issued2016-02-
dc.identifier.citationJOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, v. 16, NO 2, Page. 1669-1671en_US
dc.identifier.issn1533-4880-
dc.identifier.issn1533-4899-
dc.identifier.urihttp://www.ingentaconnect.com/content/asp/jnn/2016/00000016/00000002/art00072;jsessionid=2gt1emf445t6c.x-ic-live-02-
dc.identifier.urihttp://hdl.handle.net/20.500.11754/34071-
dc.description.abstractThe electrical characteristics of NAND flash memories with a high-k dielectric layer were simulated by using a full three-dimensional technology computer-aided design simulator. The occurrence rate of the errors in the flash memories increases with increasing program/erase cycles. To verify the word line stress effect, electron density in the floating gate of target cell and non-target cell, the drain current in the channel of non-target cell and depletion region of the non-target cell were simulated as a function of program/erase cycle, for various floating gate thicknesses. The electron density in the floating gate became decreased with increasing program/erase cycles. The reliability degradation occured by the increased depletion region at the bottom of the polysilicon floating gate in the continued program/erase cycle situation due to the word line stress. The degradation mechanisms for the program characteristics of 20-nm NAND flash memories were clarified by examining electron density, darin current and depletion region.en_US
dc.description.sponsorshipThis research was supported by Basic Science Research Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Education, Science and Technology (2013R1A2A1A01016467), and this research was supported by Samsung Electronics Co.en_US
dc.language.isoenen_US
dc.publisherAMER SCIENTIFIC PUBLISHERSen_US
dc.subjectNAND Flash Memoryen_US
dc.subjectWord Line Stressen_US
dc.subjectDegeneration Mechanismen_US
dc.subjectProgram/Erase Cycleen_US
dc.titleReliability Degeneration Mechanisms of the 20-nm Flash Memories Due to the Word Line Stressen_US
dc.typeArticleen_US
dc.relation.no2-
dc.relation.volume16-
dc.identifier.doi10.1166/jnn.2016.11950-
dc.relation.page1669-1671-
dc.relation.journalJOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY-
dc.contributor.googleauthorJung, Hyun Soo-
dc.contributor.googleauthorRyu, Ju Tae-
dc.contributor.googleauthorYoo, Keon-Ho-
dc.contributor.googleauthorKim, T. W.-
dc.relation.code2016003411-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF ELECTRONIC ENGINEERING-
dc.identifier.pidtwk-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE