38 0

A 10-Bit Split-SAR ADC with Perturbation-based Background Digital Calibration

Title
A 10-Bit Split-SAR ADC with Perturbation-based Background Digital Calibration
Author
김병호
Issue Date
2023-06
Publisher
대한전자공학회
Citation
2023년도 대한전자공학회 하계학술대회 논문집, Page. 531-535
Abstract
It is hard to resolve the nonlinearity issue caused by the mismatch of bridge capacitor for split successive-approximation-resistor (SAR) analog-to-digital converters (ADCs). Furthermore, the nonlinearity introduced by capacitor mismatch in the SAR ADCs affects more series problem on the ADC performance. This paper proposes a design method of a split SAR-ADC with a background calibration to overcome both nonlinearities caused by the mismatches of a bridge capacitor as well as a binary-weighted capacitors. In this work, the same input signal is converted twice with additional capacitor, based on the perturbation manner. Then, the errors are calculated and those are alleviated in digital processing. The behavioral simulation results with the proposed 10bit split SAR ADC showed the enhanced DNL and INL as 0.69LSB and 0.75LSB, respectively. The SNDR and SFDR are improved by 4.72dB and 6.3dB, respectively.
URI
https://information.hanyang.ac.kr/#/eds/detail?an=edspia.NODE11522122&dbId=edspiahttps://repository.hanyang.ac.kr/handle/20.500.11754/190223
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE