140 0

Multiple cell upsets tolerant content-addressable memory

Title
Multiple cell upsets tolerant content-addressable memory
Author
박성주
Keywords
Error correcting code; MCU confinement; multiple cell upsets; parity bits; single-error correcting codes; softerror rate
Issue Date
2011-04
Publisher
IEEE
Citation
IEEE International Reliability Physics Symposium Proceedings, article no. 5784594, Page. SE.1.1-SE.1.5
Abstract
Multiple cell upsets (MCUs) become more and more problematic as the size of technology reaches or goes below 65 nm. The percentage of MCUs is reported significantly larger than that of single cell upsets (SCUs) in 20nm technology. In SRAM and DRAM, MCUs are tackled by incorporating single-error correcting double-error detecting (SEC-DED) code and interleaved data columns. However, in content-addressable memory (CAM), column interleaving is not practically possible. It has been previously proposed that Hamming distance based approaches are good for SCUs but are not effective for MCUs. These schemes require a large number of extra parity bits for mitigating MCUs, and so they are not a practical solution for CAM devices. A novel error correction code (ECC) scheme is proposed in this paper that will cater for ever-increasing MCUs. This work demonstrated that m parity bits are sufficient to cater for up to m-bit MCUs, with an understanding of the physical grouping of MCUs. The results showed that the proposed scheme requires 85% fewer parity bits compared to traditional Hamming distance based schemes © 2011 IEEE.
URI
https://ieeexplore.ieee.org/document/5784594/https://repository.hanyang.ac.kr/handle/20.500.11754/185655
ISSN
1541-7026;1938-1891
DOI
10.1109/IRPS.2011.5784594
Appears in Collections:
COLLEGE OF COMPUTING[E](소프트웨어융합대학) > COMPUTER SCIENCE(소프트웨어학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE