98 0

SRAM Interleaving Distance Selection With a Soft Error Failure Model

Title
SRAM Interleaving Distance Selection With a Soft Error Failure Model
Author
백상현
Keywords
Compound-poisson; interleaving distance; MCU; scrubbing; soft error
Issue Date
2009-08
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Citation
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, v. 56, NO. 4, Page. 2111-2118
Abstract
The significance of multiple cell upsets (MCUs) is revealed by sharing the soft-error test results in three major technologies, 90 nm, 65 nm, and 45 nm. The effectiveness of single-bit error correction ( SEC) codes can be maximized in mitigating MCU errors when used together with the interleaving structure in memory designs. The model proposed in this paper provides failure probability to probabilistically demonstrate the benefits of various interleaving scheme selections for the memories with SEC. Grouped events such as MCU are taken into account in the proposed model by using the compound Poisson process. As a result of the proposed model, designers can perform predictive analysis of their design choices of interleaving schemes. The model successfully showed the difference in failure probability for different choices of interleaving schemes. The model behaved as the upper bound for failure probability when compared to the neutron test data with the 45-nm static-random-access memory (SRAM) design.
URI
https://ieeexplore.ieee.org/document/5204525https://repository.hanyang.ac.kr/handle/20.500.11754/183634
ISSN
0018-9499;1558-1578
DOI
10.1109/TNS.2009.2015312
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE