134 0

A 5-MHz bandwidth 78.1-dB SNDR 2-2 MASH delta-sigma modulator

Title
A 5-MHz bandwidth 78.1-dB SNDR 2-2 MASH delta-sigma modulator
Author
노정진
Keywords
ADC; delta?sigma modulator; hybrid switching integrator; amplifiers; communication system
Issue Date
2020-04
Publisher
TAYLOR & FRANCIS LTD
Citation
INTERNATIONAL JOURNAL OF ELECTRONICS, v. 107, NO. 4, Page. 613-629
Abstract
This paper presents a 4-bit, 2?2 multi-stage noise shaping (MASH) delta-sigma modulator (DSM) fabricated using a 0.18??m complementary metal oxide semiconductor (CMOS) process. The DSM was designed using a cascade-of-integrators with a feedforward (CIFF) structure. The first integrator was designed to reduce the loading effect of the system?s front-end circuit using a switched-resistor integrator instead of the conventional switched-capacitor method. The CIFF structure requires an active adder, which is generally implemented with a high-bandwidth high-swing amplifier. In this paper, the active adder is eliminated and an adder-less integrator is implemented in the MASH DSM. The DSM prototype has an over-sampling ratio (OSR) of 16 and a 160?MHz sampling frequency. The prototype?s measured signal-to-noise ratio (SNR) is 82.4 dB and the signal-to-noise-plus-distortion ratio (SNDR) is 78.1 dB for a signal bandwidth of 5?MHz. The measured total power consumption is 26?mW at a 1.8?V supply voltage, and the chip core size is 0.67 mm(2). The energy required per conversion step is 0.4 pJ/conv.
URI
https://www.tandfonline.com/doi/full/10.1080/00207217.2019.1672803https://repository.hanyang.ac.kr/handle/20.500.11754/183405
ISSN
0020-7217;1362-3060
DOI
10.1080/00207217.2019.1672803
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE