418 0

자가보정을 위한 Averaging-Stage 기반 Split SAR 아날로그-디지털 컨버터

Title
자가보정을 위한 Averaging-Stage 기반 Split SAR 아날로그-디지털 컨버터
Other Titles
Averaging-Stage-based Split SAR ADC for Background Self-Calibration
Author
김병호
Issue Date
2020-06
Publisher
대한전자공학회
Citation
2020년도 대한전자공학회 하계종합학술대회 논문집, Page. 77-79
Abstract
Chip makers suffer from performance degradation of a successive-approximation-register (SAR) analog-to-digital converter due to the capacitor mismatch issue caused by imperfect manufacturing process, resulting in serious yield loss. This paper proposes a promising background calibration technique to alleviate performance issues from the capacitor mismatch, by employing a split architecture to average capacitances of two different channels. In the calibration mode, capacitance average process is conducted in the SAR logic along with additional but simple circuits such as variable capacitors, analog demultiplexer and switches. The simulation results showed the significant improvements of total-harmonic-distortion (THD) as 18-dB.
URI
https://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE10447747https://repository.hanyang.ac.kr/handle/20.500.11754/163378
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE