187 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author최명렬-
dc.date.accessioned2020-12-15T05:04:06Z-
dc.date.available2020-12-15T05:04:06Z-
dc.date.issued2003-08-
dc.identifier.citation2003 IEEE Workshop on Signal Processing Systems (IEEE Cat. No.03TH8682), page. 269-274en_US
dc.identifier.isbn0-7803-7795-8-
dc.identifier.issn1520-6130-
dc.identifier.urihttps://ieeexplore.ieee.org/document/1235681?arnumber=1235681&SID=EBSCO:edseee-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/156176-
dc.description.abstractCurrently, information security is an important issue in our information society and technology. We propose two efficient architectures for processing the 128 bit SEED block cipher using a 32 bit data bus. We compare the proposed architectures with the conventional SEED processor. The proposed SEED processors improve speed and reduce hardware resources using only one G-function in the F-function and the key scheduler of SEED. The operation of the proposed methods has been verified with functional simulation, synthesis and tested on board. The proposed architecture is suitable for hardware-critical applications, such as smart card, PDA, mobile phone, etc.en_US
dc.language.isoen_USen_US
dc.publisherIEEEen_US
dc.titleHigh Performance SEED Processorsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/SIPS.2003.1235681-
dc.contributor.googleauthorChoi, Hong-mook-
dc.contributor.googleauthorCho, Hwa-hyun-
dc.contributor.googleauthorLee, Sang-kil-
dc.contributor.googleauthorChoi, Myung-ryul-
dc.sector.campusE-
dc.sector.daehakCOLLEGE OF ENGINEERING SCIENCES[E]-
dc.sector.departmentDIVISION OF ELECTRICAL ENGINEERING-
dc.identifier.pidchoimy-
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE