201 0

Design and Automatic Generation of High-Speed Circuits for Wireline Communications

Title
Design and Automatic Generation of High-Speed Circuits for Wireline Communications
Author
한재덕
Keywords
wireline transceivers; equalization; current integration; resonant clocking; clock and data recovery; automatic circuit generation
Issue Date
2019-10
Publisher
IEEE-CAS
Citation
2019 International SoC Design Conference (ISOCC), Page. 40-41
Abstract
This paper introduces key techniques to implement high-speed wireline transceivers presented in [1]-[3]. The frontend equalizers operate at high frequencies by employing energy-efficient current integration and resonant clocking techniques. The baud-rate clock-and-data-recovery (CDR) is implemented to reduce the number of samplers and clock phases for the CDR operation. In addition to the design techniques, the generator-based design methodology [4] [5] is utilized to extremely optimize the sizing parameters of critical circuits by automatically generating their layouts and capturing the layout dependent effects. Two representative design examples that used the proposed techniques achieved 60 Gb/s and 15 Gb/s respectively, which demonstrate their effectiveness to achieve such high data-rates with excellent energy efficiencies.
URI
https://ieeexplore.ieee.org/document/9027683https://repository.hanyang.ac.kr/handle/20.500.11754/154573
ISBN
978-1-7281-2478-0
DOI
10.1109/ISOCC47750.2019.9027683
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE