241 0

Strain Effectiveness of Gate-all-around Silicon Transistors with Various Surface Orientations and Cross-sections

Title
Strain Effectiveness of Gate-all-around Silicon Transistors with Various Surface Orientations and Cross-sections
Author
오새룬터
Keywords
Gate-all-around; nanosheet; straineffectiveness; sub-7 nm CMOS
Issue Date
2019-02
Publisher
대한전자공학회
Citation
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v. 19, No. 1, Page. 24-29
Abstract
We investigate the effect of strain on the device characteristics of gate-all-around (GAA) NMOS with various configurations, including crystal orientation, cross-sectional shape, and strain conditions, via device simulation. After verifying the strain dependence of mobility of various surface orientations with the literature, we apply the strain transport model to GAA MOSFETs which have different sidewall orientations depending on the channel direction. Drive current enhancement is the largest for the (001)/<110> case under large uniaxial tensile strain values exceeding 1%. In addition, we found that cross-sectional width of the nanosheet is a key parameter in maximizing the drive current for a given footprint. Optimization of device and strain configuration of single-stacked GAA devices is necessary to meet device performance specifications for sub-7nm technology.
URI
http://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE07617308&amp;language=ko_KRhttps://repository.hanyang.ac.kr/handle/20.500.11754/112448
ISSN
1598-1657
DOI
10.5573/JSTS.2019.19.1.024
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE