514 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author원유집-
dc.date.accessioned2017-06-08T02:15:39Z-
dc.date.available2017-06-08T02:15:39Z-
dc.date.issued2015-09-
dc.identifier.citationJOURNAL OF SYSTEMS ARCHITECTURE, v. 61, NO 8, Page. 361-373en_US
dc.identifier.issn1383-7621-
dc.identifier.issn1873-6165-
dc.identifier.urihttp://www.sciencedirect.com/science/article/pii/S1383762115000600-
dc.identifier.urihttp://hdl.handle.net/20.500.11754/27683-
dc.description.abstractIn this work, we develop Latency-Aware Segment Relocation (LASER) which relocates a subset of segments of binary image to NVRAM to reduce program launch latency. A significant amount of time is spent on loading the binary image to main memory and initializing it. We develop a new system startup mechanism, to reduce the boot time by using selectively relocating read-only sections in NVRAM. We develop a model to determine the set of segments to be loaded into NVRAM given the maximum launch latency constraint and the physical latency of NVRAM. We implement LASER scheme to commercially available embedded systems (S5PC100 and Zynq7020). LASER-enabled systems achieve 54% and 38% reduction in boot time in S5PC100 and Zynq7020 systems, respectively. (C) 2015 Elsevier B.V. All rights reserved.en_US
dc.description.sponsorshipThis work is sponsored by IT R&D program MKE/KEIT (No. 10041608, Embedded system Software for New-memory based Smart Device). This work was supported by the ICT R&D program of MSIP/IITP (No. 12221-14-1005, Software Platform for ICT Equipments).en_US
dc.language.isoenen_US
dc.publisherELSEVIER SCIENCE BVen_US
dc.subjectLatency-Aware Segment Relocationen_US
dc.subjectLASERen_US
dc.subjectNonvolatile Random Access Memory (NVRAM)en_US
dc.subjectFast booten_US
dc.subjectEmbedded linuxen_US
dc.titleLASER: Latency-Aware Segment Relocation for non-volatile memoryen_US
dc.typeArticleen_US
dc.relation.no8-
dc.relation.volume61-
dc.identifier.doi10.1016/j.sysarc.2015.06.003-
dc.relation.page361-373-
dc.relation.journalJOURNAL OF SYSTEMS ARCHITECTURE-
dc.contributor.googleauthorKim, Myungsik-
dc.contributor.googleauthorLee, Seongjin-
dc.contributor.googleauthorShin, Jinchul-
dc.contributor.googleauthorWon, Youjip-
dc.relation.code2015008834-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF COMPUTER SCIENCE-
dc.identifier.pidyjwon-
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > COMPUTER SCIENCE AND ENGINEERING(컴퓨터공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE