459 175

Full metadata record

DC FieldValueLanguage
dc.contributor.author원유집-
dc.date.accessioned2017-03-23T06:56:01Z-
dc.date.available2017-03-23T06:56:01Z-
dc.date.issued2015-07-
dc.identifier.citationIEICE ELECTRONICS EXPRESS, v. 12, NO 12, Page. 1-2en_US
dc.identifier.issn1349-2543-
dc.identifier.urihttps://www.jstage.jst.go.jp/article/elex/12/12/12_12.20150371/_article-
dc.identifier.urihttp://hdl.handle.net/20.500.11754/26291-
dc.description.abstractIn this paper, we propose the parallel architecture for high speed calculations of SHA-1, a widely used cryptographic hash function. Parallel SHA-1 consists of a number of base modules which process the message digest in parallel manner. The base module uses state of art SHA-1 acceleration techniques: loop unfolding, pre-processing, and pipelining. We achieved the performance improvement of 5.8% over the pipeline architecture that is known to have nearly achieved the theoretical performance limit. We implemented our system on the Xilinx Virtex-6 FPGA and verified the operations by interfacing it with MicroBlaze soft processor core.en_US
dc.description.sponsorshipThis work is supported by IT R&D program MKE/KEIT (No. 10041608, Embedded System Software for New memory based Smart Device), and supported by the ICT R&D program of MSIP/IITP. [12221-14-1005, Software Platform for ICT Equipments]en_US
dc.language.isoenen_US
dc.publisherIEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENGen_US
dc.subjectcryptographyen_US
dc.subjectField-Programmable Gate Array (FPGA)en_US
dc.subjecthardware implementationen_US
dc.subjecthash functionsen_US
dc.subjectSecure Hash Algorithm (SHA)en_US
dc.titleParallelizing SHA-1en_US
dc.typeArticleen_US
dc.relation.no12-
dc.relation.volume12-
dc.identifier.doi10.1587/elex.12.20150371-
dc.relation.page1-2-
dc.relation.journalIEICE ELECTRONICS EXPRESS-
dc.contributor.googleauthorLee, Hu-ung-
dc.contributor.googleauthorLee, Seongjing-
dc.contributor.googleauthorKim, Jae-woon-
dc.contributor.googleauthorWon, Youjip-
dc.relation.code2015011401-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF ENGINEERING[S]-
dc.sector.departmentDEPARTMENT OF COMPUTER SCIENCE-
dc.identifier.pidyjwon-


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE