GaN HEMT의 안정적 구동을 위한 수직 격자 루프 구조의 기생 인덕턴스 저감 설계 기법
- Title
- GaN HEMT의 안정적 구동을 위한 수직 격자 루프 구조의 기생 인덕턴스 저감 설계 기법
- Other Titles
- Parasitic Inductance Reduction Design Method of Vertical Lattice Loop Structure for Stable Driving of GaN HEMT
- Author
- 김래영
- Keywords
- GaN; Parasitic inductance; PCB layout; Flux cancellation
- Issue Date
- 2020-06
- Publisher
- 전력전자학회
- Citation
- 전력전자학회 논문지, v. 25, no. 3, page. 195-203
- Abstract
- This paper presents a parasitic inductance reduction design method for the stable driving of GaN HEMT. To reduce the parasitic inductance, we propose a vertical lattice loop structure with multiple loops that is not affected by the GaN HEMT package. The proposed vertical lattice loop structure selects the reference loop and designs the same loop as the reference loop by layering. The design reverses the current direction of adjacent current paths, increasing magnetic flux cancellation to reduce parasitic inductance. In this study, we validate the effectiveness of the parasitic inductance reduction method of the proposed vertical lattice loop structure.
- URI
- http://koreascience.or.kr/article/JAKO202017764017843.pagehttps://repository.hanyang.ac.kr/handle/20.500.11754/167384
- ISSN
- 2288-6281; 1229-2214
- DOI
- 10.6113/TKPE.2020.25.3.195
- Appears in Collections:
- COLLEGE OF ENGINEERING[S](공과대학) > ELECTRICAL AND BIOMEDICAL ENGINEERING(전기·생체공학부) > Articles
- Files in This Item:
There are no files associated with this item.
- Export
- RIS (EndNote)
- XLS (Excel)
- XML