317 0

A 2-tap switched capacitor FFE transmitter achieving 1-20 Gb/s at 0.72-0.62 pJ/bit

Title
A 2-tap switched capacitor FFE transmitter achieving 1-20 Gb/s at 0.72-0.62 pJ/bit
Author
한재덕
Keywords
Transmitter; FFE; DDR; Switched Capacitor
Issue Date
2019-09
Publisher
IEEE
Citation
ESSCIRC 2019 - IEEE 45th European Solid State Circuits Conference (ESSCIRC), Page. 273-276
Abstract
This paper presents a 28nm CMOS 1-20Gb/s energy proportional transmitter with 2-tap DDR SC FFE, 64:2 1-latch MUX serialization, rapid-on/off LC OSC, and adjustable clock divider. Switched Capacitor frontend allows for fully dynamic operation for minimal quiescent current consumption. Fast startup time is achieved through the 1-latch based MUX SER along with the on/off LC OSC and the adjustable clock divider. The transmitter operates from 1-20Gb/s, occupies 0.19mm 2 , and consumes 0.72-0.62 pJ/bit.
URI
https://ieeexplore.ieee.org/document/8902684https://repository.hanyang.ac.kr/handle/20.500.11754/165516
ISBN
978-1-7281-1550-4
ISSN
2643-1319
DOI
10.1109/ESSCIRC.2019.8902684
Appears in Collections:
COLLEGE OF ENGINEERING[S](공과대학) > ELECTRONIC ENGINEERING(융합전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE