217 0

Full metadata record

DC FieldValueLanguage
dc.contributor.advisor김형동-
dc.contributor.author류양-
dc.date.accessioned2020-04-01T16:58:48Z-
dc.date.available2020-04-01T16:58:48Z-
dc.date.issued2010-02-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/142491-
dc.identifier.urihttp://hanyang.dcollection.net/common/orgView/200000413289en_US
dc.description.abstractAs on-chip circuits have scaled into the deep submicron regime, electromagnetic-based analysis has been required for high-speed, high-performance integrated circuit (IC) design. Thus, to solve the effect of parasitic component in layout of CMOS RF IC becomes the most important step to improve the on-chip quality. In this thesis, a simple approach to verify the layout-effect of RF passive and active circuit is based on S-parameter extracted by full-wave EM simulation.-
dc.publisher한양대학교-
dc.titleStudy of Layout-Effect in CMOS RF Circuit Based on S-Parameter Extracted by-
dc.typeTheses-
dc.contributor.googleauthor류양-
dc.sector.campusS-
dc.sector.daehak대학원-
dc.sector.department전자컴퓨터통신공학과-
dc.description.degreeMaster-
dc.contributor.affiliationmicrowave engineering-
Appears in Collections:
GRADUATE SCHOOL[S](대학원) > ELECTRONICS AND COMPUTER ENGINEERING(전자컴퓨터통신공학과) > Theses (Master)
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE