Full metadata record

DC FieldValueLanguage
dc.contributor.advisor김형동-
dc.contributor.author최성주-
dc.date.accessioned2020-04-01T16:57:25Z-
dc.date.available2020-04-01T16:57:25Z-
dc.date.issued2010-02-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/142466-
dc.identifier.urihttp://hanyang.dcollection.net/common/orgView/200000413047en_US
dc.description.abstractAs the CMOS process technology has developed, the integrated circuits (IC) on CMOS process have become more complicated and compact. As a result, many interactions of components and paths appear in the CMOS chip, even the interactions cause fatal failures of performance in RF IC circuit. Therefore, the analysis of interconnect effects of layout on CMOS process has become a popular topic recently. This paper presents study and analysis of interconnects based on scattering parameter models extracted by full-wave electromagnetic simulation in a CMOS process. This analysis provides well-understanding how coupling affects circuit performance. The analysis of effect of interconnects is investigated in a cascode low-noise circuits (LNA) for 1.84GHz to 2.5GHz. In addition, this paper gives us some ideas of how to make s parameter models for terminals of elements.-
dc.publisher한양대학교-
dc.titleA Study of interconnect effects based on S parameter for CMOS RF IC-
dc.typeTheses-
dc.contributor.googleauthor최성주-
dc.sector.campusS-
dc.sector.daehak대학원-
dc.sector.department전자컴퓨터통신공학과-
dc.description.degreeMaster-
Appears in Collections:
GRADUATE SCHOOL[S](대학원) > ELECTRONICS AND COMPUTER ENGINEERING(전자컴퓨터통신공학과) > Theses (Master)
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE