277 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author신현철-
dc.date.accessioned2019-08-14T06:05:35Z-
dc.date.available2019-08-14T06:05:35Z-
dc.date.issued2006-10-
dc.identifier.citationISOCC 2006 Conference, Page. 209 - 212en_US
dc.identifier.urihttp://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE01793043&language=ko_KR-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/108616-
dc.description.abstractLayout modification techniques have been developed for yield and realiability enhancement. As CMOS manufacturing technology is scaled down to 90 nm and below, designers need to consider complicated physical effects, and thus the number of design rules to maintain is rapidly increasing. Important features of layout optimization include forbidden pitch, end-of-wire extension, and redundant via insertion. To complete the targeted layout optimization within minimal area, we use two-dimensional layout compaction techniques. When the layout is given in geometric from, we extract its symbolic layout by identifying transistors, vias, and wires, and then use compaction to optimize the layout. Experimental results show that the suggested techniques are promising in optimizing layout for manufacturability.-
dc.language.isoen_USen_US
dc.publisher대한전자공학회en_US
dc.titleLayout Design Optimization for Manufacturability by Using 2D Compactionen_US
dc.typeArticleen_US
dc.contributor.googleauthorMoon, Dongsun-
dc.contributor.googleauthorShin, Hyunchul-
dc.contributor.googleauthorWong, Tom-
dc.sector.campusE-
dc.sector.daehakCOLLEGE OF ENGINEERING SCIENCES[E]-
dc.sector.departmentDIVISION OF ELECTRICAL ENGINEERING-
dc.identifier.pidshin-
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE