222 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author백상현-
dc.date.accessioned2019-07-17T04:37:00Z-
dc.date.available2019-07-17T04:37:00Z-
dc.date.issued2007-12-
dc.identifier.citationIEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, v. 26, No. 12, Page. 2215-2221en_US
dc.identifier.issn0278-0070-
dc.identifier.issn1937-4151-
dc.identifier.urihttps://ieeexplore.ieee.org/abstract/document/4358302-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/107510-
dc.description.abstractTesting for delay faults in heavily,gated clock designs has the major test challenges of reduced fault coverage and high test power consumption. In the scan-test method, gated clocks are often simplified and replaced with global test clocks. As such, partial clocking by the gated clocks is not inherited in test operations. Global clocking suffers from delay fault coverage loss because a sensitization state cannot easily be created due to the increased state dependence in functional paths, as compared to partial clocking. The global clocking scheme in the test mode is not adequate for low-power designs either, because the power consumed during a test operation exceeds that used during a normal operation. The power grid may not be sufficient to support the power drawn during testing, perhaps resulting in overkilled devices. It is therefore critical that power consumption be maintained under a safe limit, even during testing. In the proposed method, partial clocking in gated designs is preserved to the maximum possible to create more reachable states, thereby increasing transition fault coverage and reducing test power during launch and capture cycles. A transition fault simulator was developed, and it demonstrated higher transition fault coverage and reduced test power for ISCAS-89 circuits when partial clocking is used.en_US
dc.language.isoen_USen_US
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INCen_US
dc.subjectdelay faulten_US
dc.subjectfault simulationen_US
dc.subjectlow-power designen_US
dc.subjectpartial clockingen_US
dc.titleDelay Fault Coverage Enhancement by Partial Clocking For Low Power Designs with Heavily Gated Clocksen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCAD.2007.907017-
dc.relation.journalIEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS-
dc.contributor.googleauthorBaeg, Sanghyeon-
dc.relation.code2007212702-
dc.sector.campusE-
dc.sector.daehakCOLLEGE OF ENGINEERING SCIENCES[E]-
dc.sector.departmentDIVISION OF ELECTRICAL ENGINEERING-
dc.identifier.pidbau-
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE