232 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author김은규-
dc.date.accessioned2019-11-25T04:38:09Z-
dc.date.available2019-11-25T04:38:09Z-
dc.date.issued2017-05-
dc.identifier.citationNANOTECHNOLOGY, v. 28, no. 22, Article no. 225702en_US
dc.identifier.issn0957-4484-
dc.identifier.issn1361-6528-
dc.identifier.urihttps://iopscience.iop.org/article/10.1088/1361-6528/aa6a9d-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/114067-
dc.description.abstractWe investigate the interface trap behavior between tunneling oxide and poly-Si channel layer post erase/write cycling with a delayed pulse by using deep level transient spectroscopy. For comparison of the defect states depending on the stress pulses, a Schottky and a metal-oxide semiconductor device were fabricated. A defect state at about E-c -0.51 eV in the Schottky device was measured before the annealing process. Three-hole trap states with activation energies of E-v +0.28 eV, E-v +0.53 eV, and E-v +0.76 eV appeared after the post-annealing process. The electron trap was about E-c -0.15 eV after erase/write 3000 cycling was applied at +/- 10 V for 100 ms at 25 degrees C and 85 degrees C. These defect states may have an effect on the charge loss behavior of the electrons localized in the charge trap layer at the retention mode of three-dimensional non-volatile memory devices. Dramatically, after the endurance stress was applied with a delayed pulse of 300 cycling at 85 degrees C for 50.4 h, no interface traps of the deep level transient spectroscopy spectra appeared. Dielectric recovery can decrease the density of the interface trap and improve the retention properties. This may have been caused by the passivation effect on the dangling bond of the interface traps.en_US
dc.description.sponsorshipThis research was supported by SKhynix Inc. This research was supported in part by the MOTIE (Ministry of Trade, Industry & Energy (Contract No 10069063) and KSRC (Korea Semiconductor Research Consortium) support program for the development of the future semiconductor device.en_US
dc.language.isoen_USen_US
dc.publisherIOP PUBLISHING LTDen_US
dc.subjectdielectricen_US
dc.subjectmemory deviceen_US
dc.subjecttrapen_US
dc.subjectdefecten_US
dc.subjectNANDen_US
dc.titleReduction of interface traps between poly-Si and SiO2 layers through the dielectric recovery effect during delayed pulse bias stressen_US
dc.typeArticleen_US
dc.relation.no22-
dc.relation.volume28-
dc.identifier.doi10.1088/1361-6528/aa6a9d-
dc.relation.page225702-225709-
dc.relation.journalNANOTECHNOLOGY-
dc.contributor.googleauthorLee, Dong Uk-
dc.contributor.googleauthorPak, Sangwoo-
dc.contributor.googleauthorLee, Daemyoung-
dc.contributor.googleauthorKim, Yihun-
dc.contributor.googleauthorYang, Haechang-
dc.contributor.googleauthorHong, Sanghoo-
dc.contributor.googleauthorLee, Seungjun-
dc.contributor.googleauthorKim, Eun Kyu-
dc.relation.code2017001039-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF NATURAL SCIENCES[S]-
dc.sector.departmentDEPARTMENT OF PHYSICS-
dc.identifier.pidek-kim-
Appears in Collections:
COLLEGE OF NATURAL SCIENCES[S](자연과학대학) > PHYSICS(물리학과) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE