Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 신현철 | - |
dc.date.accessioned | 2019-09-20T02:19:39Z | - |
dc.date.available | 2019-09-20T02:19:39Z | - |
dc.date.issued | 2005-05 | - |
dc.identifier.citation | 2005년도 SOC 학술대회, Page. 185 - 189 | en_US |
dc.identifier.uri | http://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE01731665&language=ko_KR | - |
dc.identifier.uri | https://repository.hanyang.ac.kr/handle/20.500.11754/110532 | - |
dc.description.abstract | Due to increased integration density and reduced threshold voltages, leakage current reduction becomes important in the CMOS design for low power consumption. In a CMOS combinational logic circuit, the leakage current in the standby state depends on the state of the inputs. In this paper we present New Input Vector Control(NIVC) algorithm for minimal leakage power. This algorithm finds the Minimal Leakage Ventor(MLV)and MLV reduces leakage current up to 22.01% on the average for TSMC 0.18um process parameters. MLV has proven to be very useful in reducing leakage currents in standby mode of operating. Keywords : power consumption, leakage current, minimum leakage input ventor | - |
dc.language.iso | ko_KR | en_US |
dc.publisher | 대한전자공학회 | en_US |
dc.title | A New Low Leakage Design Method by Efficient Searching Techniques | en_US |
dc.type | Article | en_US |
dc.contributor.googleauthor | Lee, Sungchul | - |
dc.contributor.googleauthor | Shin, Hyunchul | - |
dc.contributor.googleauthor | Kim, Kyungho | - |
dc.sector.campus | E | - |
dc.sector.daehak | COLLEGE OF ENGINEERING SCIENCES[E] | - |
dc.sector.department | DIVISION OF ELECTRICAL ENGINEERING | - |
dc.identifier.pid | shin | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.