224 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author신현철-
dc.date.accessioned2019-09-20T02:19:39Z-
dc.date.available2019-09-20T02:19:39Z-
dc.date.issued2005-05-
dc.identifier.citation2005년도 SOC 학술대회, Page. 185 - 189en_US
dc.identifier.urihttp://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE01731665&language=ko_KR-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/110532-
dc.description.abstractDue to increased integration density and reduced threshold voltages, leakage current reduction becomes important in the CMOS design for low power consumption. In a CMOS combinational logic circuit, the leakage current in the standby state depends on the state of the inputs. In this paper we present New Input Vector Control(NIVC) algorithm for minimal leakage power. This algorithm finds the Minimal Leakage Ventor(MLV)and MLV reduces leakage current up to 22.01% on the average for TSMC 0.18um process parameters. MLV has proven to be very useful in reducing leakage currents in standby mode of operating. Keywords : power consumption, leakage current, minimum leakage input ventor-
dc.language.isoko_KRen_US
dc.publisher대한전자공학회en_US
dc.titleA New Low Leakage Design Method by Efficient Searching Techniquesen_US
dc.typeArticleen_US
dc.contributor.googleauthorLee, Sungchul-
dc.contributor.googleauthorShin, Hyunchul-
dc.contributor.googleauthorKim, Kyungho-
dc.sector.campusE-
dc.sector.daehakCOLLEGE OF ENGINEERING SCIENCES[E]-
dc.sector.departmentDIVISION OF ELECTRICAL ENGINEERING-
dc.identifier.pidshin-
Appears in Collections:
COLLEGE OF ENGINEERING SCIENCES[E](공학대학) > ELECTRICAL ENGINEERING(전자공학부) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE