377 0

Full metadata record

DC FieldValueLanguage
dc.contributor.author김은규-
dc.date.accessioned2019-07-26T01:33:35Z-
dc.date.available2019-07-26T01:33:35Z-
dc.date.issued2019-01-
dc.identifier.citationNANOTECHNOLOGY, v. 30, NO 3, Page. 35205-35210en_US
dc.identifier.issn0957-4484-
dc.identifier.issn1361-6528-
dc.identifier.urihttps://iopscience.iop.org/article/10.1088/1361-6528/aaec5b-
dc.identifier.urihttps://repository.hanyang.ac.kr/handle/20.500.11754/107907-
dc.description.abstractThyristor random access memory without a capacitor has been highlighted for its significant potential to replace current dynamic random access memory. We fabricated a two-terminal (2-T) thyristor by wet chemical etching techniques on n(+)-p-n-p(+) silicon epitaxial layers, which have the proper thicknesses and carrier concentrations, as provided by technology computer-aided design simulation. The etched features such as etch rate, surface roughness, and morphologies, in a potassium hydroxide (KOH) and an isotropic etchant, were compared. The type of silicon etchant strongly affected the etched shapes of the side wall and therefore critically influenced the device performance with varying turn-on voltages. The turn-on voltage of thyristor fabricated with a KOH solution showed a consistent tendency of operation voltage in the range of 2.2-2.5 V regardless of the cell size, while the thyristor formulated with isotropic etchant had an operation voltage which increased from about 2.3-4.4 V as the device dimension decreased from 200 mu m to 10 mu m. The optimized 2-T thyristor showed a memory window of about 2 V, a nearly zero-subthreshold swing, and a current on-off ratio of about 10(4)-10(5).en_US
dc.description.sponsorshipThis work was supported in part by the MOTIE (Ministry of Trade, Industry & Energy) (Contract No. 10069063) and the KSRC (Korea Semiconductor Research Consortium) support program for the development of future semiconductor devices.en_US
dc.language.isoenen_US
dc.publisherIOP PUBLISHING LTDen_US
dc.subjectthyristor memoryen_US
dc.subjectcapacitorless DRAMen_US
dc.subjectwet etchingen_US
dc.subjectTCAD simulationen_US
dc.titlePerformance of thyristor memory device formed by a wet etching processen_US
dc.typeArticleen_US
dc.relation.no3-
dc.relation.volume30-
dc.identifier.doi10.1088/1361-6528/aaec5b-
dc.relation.page35205-35210-
dc.relation.journalNANOTECHNOLOGY-
dc.contributor.googleauthorYoo, Jisoo-
dc.contributor.googleauthorOh, Gyujin-
dc.contributor.googleauthorKim, Min-Won-
dc.contributor.googleauthorSong, Seung-Hyun-
dc.contributor.googleauthorYoo, Sang-Dong-
dc.contributor.googleauthorShim, Tae-Hun-
dc.contributor.googleauthorKim, Eun Kyu-
dc.relation.code2019001118-
dc.sector.campusS-
dc.sector.daehakCOLLEGE OF NATURAL SCIENCES[S]-
dc.sector.departmentDEPARTMENT OF PHYSICS-
dc.identifier.pidek-kim-
Appears in Collections:
COLLEGE OF NATURAL SCIENCES[S](자연과학대학) > PHYSICS(물리학과) > Articles
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

BROWSE